#### what-when-how

In Depth Tutorials and Information

# 8051 FLAG BITS AND THE PSW REGISTER

#### **SECTION 2.6: 8051 FLAG BITS AND THE PSW REGISTER**

Like any other microprocessor, the 8051 has a flag register to **indicate** arithmetic conditions such as the carry bit. The flag register in the 8051 is **called** the *program status word* (PSW) register. In this section we discuss various bits of this register and provide some examples of how it is altered.

# PSW (program status word) register

The program status word (PSW) register is an 8-bit register. It is also referred to as the *flag register*. Although the PSW register is 8 bits wide, only 6 bits of it are used by the 8051. The two unused bits are user-definable flags. Four of the flags are called *conditional flags*, meaning that they indicate some conditions that result after an instruction is executed. These four are CY (carry), AC (auxiliary carry), P (parity), and OV (overflow).

As seen from Figure 2-4, the bits PSW.3 and PSW.4 are designated as RSO and RSI, respectively, and are used to change the bank registers. They are explained in the next section. The PSW.5 and PSW.1 bits are general-purpose status flag bits and can be used by the programmer for any purpose. In other words, they are user definable. See Figure 2-4 for the bits of the PSW register.

|              | CY    | AC  | F0                                                                                                                      | RSI          | RS0         | ov          |                | P |
|--------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-------------|----------------|---|
|              |       |     |                                                                                                                         |              |             |             |                |   |
| C            | Y PS' | W.7 | Carry fla                                                                                                               | g.           |             |             |                |   |
| Α            | C PS  | W.6 | Auxiliar                                                                                                                | y carry flag | g.          |             |                |   |
| $\mathbf{F}$ | 0 PS  | W.5 | Ayailable                                                                                                               | e to the use | er for gene | ral purpose | <del>)</del> . |   |
| R            | SI PS | W.4 | Register                                                                                                                | Bank selec   | ctor bit 1. |             |                |   |
| R            | SO PS | W.3 | Register                                                                                                                | Bank selec   | ctor bit 0. |             |                |   |
| O            | V PS  | W.2 | Overflov                                                                                                                | v flag.      |             |             |                |   |
|              | PS    | W.1 | User-def                                                                                                                | inable bit.  |             |             |                |   |
| P PSW.0      |       |     | Parity flag. Set/cleared by hardware each instuction cycle to indicate an odd/even number of 1 bits in the accumulator. |              |             |             |                |   |

| RS1 | RS0 | Register Bank | Address   |  |
|-----|-----|---------------|-----------|--|
| 0   | 0   | 0             | 00H - 07H |  |
| 0   | 1   | 1             | 08H - 0FH |  |
| 1   | 0   | 2             | 10H - 17H |  |
| 1   | 1   | 3             | 18H - 1FH |  |

#### Figure 2-4. Bits of the PSW Register

The following is a brief explanation of four of the flag bits of the PSW register. The impact of instructions on these registers is then discussed.

#### CY, the carry flag

This flag is set whenever there is a carry out from the D7 bit. This flag bit is affected after an 8-bit addition or subtraction. It can also be set to 1 or 0 directly by an instruction such as "SETB C" and "CLR C" where

1 of 4 12/4/2018, 11:54 AM

"SETB C" stands for "set bit carry" and "CLR C" for "clear carry". More about these and other bit-addressable instructions will be given in Chapter 8.

## AC, the auxiliary carry flag

If there is a carry from D3 to D4 during an ADD or SUB operation, this bit is set; otherwise, it is cleared. This flag is used by instructions that perform BCD (binary coded decimal) arithmetic. See Chapter 6 for more information.

# P, the parity flag

The parity flag reflects the number of 1 s in the A (accumulator) register only. If the A register contains an odd number of Is, then P = 1. Therefore, P = 0 if A has an even number of Is.

## OV, the overflow flag

This flag is set whenever the result of a signed number operation is too large, causing the high-order bit to overflow into the sign bit. In general, the carry flag is used to detect errors in unsigned arithmetic operations. The overflow flag is only used to detect errors in signed arithmetic operations and is discussed in detail in Chapter 6.

Table 2-1: Instructions That Affect

| Flag Bits   |    |    |    |  |  |  |  |
|-------------|----|----|----|--|--|--|--|
| Instruction | CY | ov | AC |  |  |  |  |
| ADD         | X  | X  | X  |  |  |  |  |
| ADDC        | X  | X  | X  |  |  |  |  |
| SUBB        | _X | X  | X  |  |  |  |  |
| MUL         | 0  | X  |    |  |  |  |  |
| DIV         | 0  | X  |    |  |  |  |  |
| DA          | X  |    |    |  |  |  |  |
| RRC         | X  |    |    |  |  |  |  |
| RLC         | X  |    |    |  |  |  |  |
| SETB C      | 1  |    |    |  |  |  |  |
| CLR C       | 0  |    |    |  |  |  |  |
| CPL C       | X  |    |    |  |  |  |  |
| ANL C, bit  | X  |    |    |  |  |  |  |
| ANL C, /bit | X  |    |    |  |  |  |  |
| ORL C, bit  | X  |    |    |  |  |  |  |
| ORL C, /bit | X  |    |    |  |  |  |  |
| MOV C, bit  | Χ  |    |    |  |  |  |  |
| CJNE        | X  |    |    |  |  |  |  |

Note: X can be 0 or 1.

#### **ADD instruction and PSW**

Next we examine the impact of the ADD instruction on the flag bits CY, AC, and P of the PSW register. Some examples should clarify their status. Although the flag bits affected by the ADD instruction are CY (carry flag), P (parity flag), AC (auxiliary carry flag), and OV (overflow flag) we will focus on flags CY, AC, and P for now. A discussion of the overflow flag is given in Chapter 6, since it relates only to signed number arithmetic. How the various flag bits are used in programming is discussed in future chapters in the context of many applications.

See Examples 2-2 through 2-4 for the impact on selected flag bits as a result of the ADD instruction.

2 of 4 12/4/2018, 11:54 AM

## Example 2-2

Show the status of the CY, AC, and P flags after the addition of 38H and 2FH in the following instructions.

MOV A,#38H

ADD A, #2FH ; after the addition A=67H, CY=0

Solution:

38 00111000 + <u>2F</u> 00101111 67 01100111

CY = 0 since there is no carry beyond the D7 bit.

AC = 1 since there is a carry from the D3 to the D4 bit.

P = 1 since the accumulator has an odd number of 1s (it has five 1s).

## Example 2-3

Show the status of the CY, AC, and P flags after the addition of 9CH and 64H in the following instructions.

MOV A, #9CH

ADD A,#64H ;after addition A=00 and CY=1

Solution:

9C 10011100 + 64 01100100 100 00000000

CY = 1 since there is a carry beyond the D7 bit.

AC = 1 since there is a carry from the D3 to the D4 bit.

P = 0 since the accumulator has an even number of 1s (it has zero 1s).

## Example 2-4

Show the status of the CY, AC, and P flags after the addition of 88H and 93H in the following instructions.

MOV A, #88H

ADD A, #93H ; after the addition A=1BH, CY=1

Solution:

88 10001000 +\_93 10010011 11B 00011011

CY = 1 since there is a carry beyond the D7 bit.

AC = 0 since there is no carry from the D3 to the D4 bit.

P = 0 since the accumulator has an even number of 1s (it has four 1s).

->

->

Next post: 8051 REGISTER BANKS AND STACK

Previous post: 8051 DATA TYPES AND DIRECTIVES

# Related Links

- 8051 Microcontroller
  - <u>8051 MICROCONTROLLERS</u>
  - MICROCONTROLLERS AND EMBEDDED PROCESSORS
  - OVERVIEW OF THE 8051 FAMILY
  - 8051 ASSEMBLY LANGUAGE PROGRAMMING
  - <u>INSIDE THE 8051</u>

# • :: Search WWH ::



<u>Help Unprivileged Children</u> ¶ <u>Careers</u> ¶ <u>Privacy Statement</u> ¶ <u>Copyright Information</u>

4 of 4 12/4/2018, 11:54 AM